

# 4-BIT ARITHMETIC LOGIC UNIT

The SN54/74LS181 is a 4-bit Arithmetic Logic Unit (ALU) which can perform all the possible 16 logic, operations on two variables and a variety of arithmetic operations.

- Provides 16 Arithmetic Operations Add, Subtract, Compare, Double, Plus Twelve Other Arithmetic Operations
- Provides all 16 Logic Operations of Two Variables Exclusive OR, Compare, AND, NAND, OR, NOR, Plus Ten other Logic Operations
- Full Lookahead for High Speed Arithmetic Operation on Long Words
- Input Clamp Diodes

#### **CONNECTION DIAGRAM DIP (TOP VIEW)**



NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package.

#### PIN NAMES

#### LOADING (Note a)

|                        |                               | HIGH           | LOW          |
|------------------------|-------------------------------|----------------|--------------|
| $A_0 - A_3, B_0 - B_3$ | Operand (Active LOW) Inputs   | 1.5 U.L.       | 0.75 U.L.    |
| $S_0 - S_3$            | Function — Select Inputs      | 2.0 U.L.       | 1.0 U.L.     |
| M                      | Mode Control Input            | 0.5 U.L.       | 0.25 U.L.    |
| <u>C</u> n _           | Carry Input                   | 2.5 U.L.       | 1.25 U.L.    |
| $F_0-F_3$              | Function (Active LOW) Outputs | 10 U.L.        | 5 (2.5) U.L. |
| $\underline{A} = B$    | Comparator Output             | Open Collector | 5 (2.5) U.L. |
| G                      | Carry Generator (Active LOW)  | 10 U.L.        | 10 U.L.      |
| _                      | Output                        |                |              |
| P                      | Carry Propagate (Active LOW)  | 10 U.L.        | 5 U.L.       |
|                        | Output                        |                |              |
| C <sub>n+4</sub>       | Carry Output                  | 10 U.L.        | 5 (2.5) U.L. |

#### NOTES

a. 1 TTL Unit Load (U.L.) = 40  $\mu A$  HIGH/1.6 mA LOW.

b. The Output LOW drive factor is 2.5 U.L. for Military (54) and 5 U.L. for Commercial (74) Temperature Ranges.

# SN54/74LS181

# 4-BIT ARITHMETIC LOGIC UNIT

LOW POWER SCHOTTKY





#### LOGIC DIAGRAM



#### **FUNCTIONAL DESCRIPTION**

The SN54/74LS181 is a 4-bit high speed parallel Arithmetic Logic Unit (ALU). Controlled by the four Function Select Inputs ( $S_0 \ldots S_3$ ) and the Mode Control Input (M), it can perform all the 16 possible logic operations or 16 different arithmetic operations on active HIGH or active LOW operands. The Function Table lists these operations.

When the Mode Control Input (M) is HIGH, all internal carries are inhibited and the device performs logic operations on the individual bits as listed. When the Mode Control Input is LOW, the carries are enabled and the device performs arithmetic operations on the two 4-bit words. The device incorporates full internal carry lookahead and provides for either ripple carry between devices using the Cn+4 output, or for carry lookahead between packages using the signals P (Carry Propagate) and G (Carry Generate), P and G are not affected by carry in. When speed requirements are not stringent, the LS181 can be used in a simple ripple carry mode by connecting the Carry Output  $(C_{n+4})$  signal to the Carry Input (Cn) of the next unit. For high speed operation the LS181 is used in conjunction with the 9342 or 93S42 carry lookahead circuit. One carry lookahead package is required for each group of the four LS181 devices. Carry lookahead can be provided at various levels and offers high speed capability over extremely long word lengths.

The A = B output from the LS181 goes HIGH when all four F outputs are HIGH and can be used to indicate logic equivalence over four bits when the unit is in the subtract mode. The A = B output is open collector and can be wired-AND with other A = B outputs to give a comparison for more then four bits. The A = B signal can also be used with the  $C_{n+4}$  signal to indicate A>B and A<B.

The Function Table lists the arithmetic operations that are performed without a carry in. An incoming carry adds a one to each operation. Thus, select code LHHL generates A minus B minus 1 (2s complement notation) without a carry in and generates A minus B when a carry is applied. Because subtraction is actually performed by complementary addition (1s complement), a carry out means borrow; thus a carry is generated when there is no underflow and no carry is generated when there is underflow.

As indicated, the LS181 can be used with either active LOW inputs producing active LOW outputs or with active HIGH inputs producing active HIGH outputs. For either case the table lists the operations that are performed to the operands labeled inside the logic symbol.

#### **FUNCTION TABLE**

| М              | MODE SELECT<br>INPUTS |                | СТ             |                   | VE LOW INPUTS<br>& OUTPUTS                   | ACTIVE HIGH INPUTS<br>& OUTPUTS |                                              |  |
|----------------|-----------------------|----------------|----------------|-------------------|----------------------------------------------|---------------------------------|----------------------------------------------|--|
| S <sub>3</sub> | s <sub>2</sub>        | s <sub>1</sub> | s <sub>0</sub> | LOGIC<br>(M = H)  | ARITHMETIC**<br>(M = L) (C <sub>n</sub> = L) | LOGIC<br>(M = H)                | ARITHMETIC**<br>(M = L) (C <sub>n</sub> = H) |  |
| L              | L                     | L              | L              | A                 | A minus 1                                    | A                               | Α                                            |  |
| L              | L                     | L              | Н              | AB                | AB minus 1                                   | A + B                           | A + B                                        |  |
| L              | L                     | Н              | L              | A + B             | AB minus 1                                   | AB                              | A + B                                        |  |
| L              | L                     | Н              | Н              | Logical 1 minus 1 |                                              | Logical 0 minus 1               |                                              |  |
| L              | Н                     | L              | L              | <u>A</u> + B      | A plus (A + B)_                              | <u>A</u> B                      | A plus AB                                    |  |
| L              | Н                     | L              | Н              | В                 | AB plus (A + B)                              | В                               | (A + B) plus AB                              |  |
| L              | Н                     | Н              | L              | A ⊕ <u>B</u>      | A minus B minus 1                            | A <u></u> ⊕ B                   | A minus B minus 1                            |  |
| L              | Н                     | Н              | Н              | <u>A</u> + B      | A + B                                        | <u>A</u> B                      | AB minus 1                                   |  |
| Н              | L                     | L              | L              | AB                | A plus (A + B)                               | <u>A + B</u>                    | A plus AB                                    |  |
| Н              | L                     | L              | Н              | $A \oplus B$      | A_plus B                                     | A⊕B                             | A plu <u>s</u> B                             |  |
| Н              | L                     | Н              | L              | В                 | AB plus (A + B)                              | В                               | (A + B) plus AB                              |  |
| Н              | L                     | Н              | Н              | A + B             | A + B                                        | AB                              | AB minus 1                                   |  |
| Н              | Н                     | L              | L              | Logical 0 A       | A plus A*                                    | Logi <u>c</u> al 1 A            | plus A*                                      |  |
| Н              | Н                     | L              | Н              | AB                | A <u>B</u> plus A                            | A + B                           | (A + <u>B</u> ) plus A                       |  |
| Н              | Н                     | Н              | L              | AB                | AB plus A                                    | A + B                           | (A + B) Plus A                               |  |
| Н              | Н                     | Н              | Н              | Α                 | Α                                            | Α                               | A minus 1                                    |  |

L = LOW Voltage Level

#### **LOGIC SYMBOLS**

#### **ACTIVE LOW OPERANDS**



#### **ACTIVE HIGH OPERANDS**



#### **GUARANTEED OPERATING RANGES**

| Symbol          | Parameter                           |          | Min         | Тур        | Max         | Unit |
|-----------------|-------------------------------------|----------|-------------|------------|-------------|------|
| VCC             | Supply Voltage                      | 54<br>74 | 4.5<br>4.75 | 5.0<br>5.0 | 5.5<br>5.25 | V    |
| T <sub>A</sub>  | Operating Ambient Temperature Range | 54<br>74 | -55<br>0    | 25<br>25   | 125<br>70   | °C   |
| I <sub>ОН</sub> | Output Current — High               | 54, 74   |             |            | -0.4        | mA   |
| lOL             | Output Current — Low                | 54<br>74 |             |            | 4.0<br>8.0  | mA   |
| Vон             | Output Voltage — High (A = B only)  | 54, 74   |             |            | 5.5         | V    |

H = HIGH Voltage Level

<sup>\*</sup>Each bit is shifted to the next more significant position

<sup>\*\*</sup>Arithmetic operations expressed in 2s complement notation

#### DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)

|                 |                                                                                                             | Limits   |     |       |                              |       |                                                                           |                                                                         |
|-----------------|-------------------------------------------------------------------------------------------------------------|----------|-----|-------|------------------------------|-------|---------------------------------------------------------------------------|-------------------------------------------------------------------------|
| Symbol          | Parameter                                                                                                   |          | Min | Тур   | Max                          | Unit  | Tes                                                                       | t Conditions                                                            |
| VIH             | Input HIGH Voltage                                                                                          |          | 2.0 |       |                              | V     | Guaranteed Input HIGH Voltage for All Inputs                              |                                                                         |
| V <sub>IL</sub> | V <sub>II</sub> Input LOW Voltage                                                                           |          |     |       | 0.7                          | V     |                                                                           | t LOW Voltage for                                                       |
| * IL            | Input 2011 Voltago                                                                                          | 74       |     |       | 0.8                          |       | All Inputs                                                                |                                                                         |
| VIK             | Input Clamp Diode Voltage                                                                                   |          |     | -0.65 | -1.5                         | V     | V <sub>CC</sub> = MIN, I <sub>IN</sub> =                                  | : –18 mA                                                                |
| VOH             | Output HIGH Voltage                                                                                         | 54       | 2.5 | 3.5   |                              | V     |                                                                           | = MAX, V <sub>IN</sub> = V <sub>IH</sub>                                |
| VОН             | Output Thorr voltage                                                                                        | 74       | 2.7 | 3.5   |                              | V     | or V <sub>IL</sub> per Truth T                                            | able                                                                    |
|                 | Output LOW Voltage                                                                                          | 54, 74   |     | 0.25  | 0.4                          | V     | $I_{OL} = 4.0 \text{ mA}$                                                 |                                                                         |
|                 | Except G and P                                                                                              | 74       |     | 0.35  | 0.5                          | V     | $I_{OL} = 8.0 \text{ mA}$                                                 | V <sub>CC</sub> = V <sub>CC</sub> MIN,                                  |
| VOL             | Output G                                                                                                    | 54, 74   |     |       | 0.7                          | V     | I <sub>OL</sub> = 16 mA                                                   | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub><br>per Truth Table |
|                 | Output P                                                                                                    | 54<br>74 |     |       | 0.6<br>0.5                   | V     | I <sub>OL</sub> = 8.0 mA                                                  | per trutti table                                                        |
| IOH             | Output HIGH Current 54, 74                                                                                  |          |     |       | 100                          | μΑ    | $V_{CC} = MIN, I_{OH} = MAX, V_{IN} = V_{IH}$ or $V_{IL}$ per Truth Table |                                                                         |
| lιн             | Input HIGH Current<br>Mod <u>e</u> Inp <u>ut</u><br>Any A or B Input<br>Any S Input<br>C <sub>n</sub> Input |          |     |       | 20<br>60<br>80<br>100        | μΑ    | V <sub>CC</sub> = MAX, V <sub>IN</sub>                                    | = 2.7 V                                                                 |
|                 | Mod <u>e</u> Inp <u>u</u> t<br>Any A or B Input<br>Any S Input<br>C <sub>n</sub> Input                      |          |     |       | 0.1<br>0.3<br>0.4<br>0.5     | mA    | V <sub>CC</sub> = MAX, V <sub>IN</sub>                                    | = 7.0 V                                                                 |
| I <sub>IL</sub> | Input LOW Current  Mod <u>e</u> Inp <u>ut</u> Any A or B Input  Any S Input  C <sub>n</sub> Input           |          |     |       | -0.4<br>-1.2<br>-1.6<br>-2.0 | mA    | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0.4 V                            |                                                                         |
| los             | Short Circuit Current (Note 2)                                                                              | )        | -20 |       | -100                         | mA    | V <sub>CC</sub> = MAX                                                     |                                                                         |
|                 | Power Supply Current                                                                                        | 54       |     |       | 32                           |       |                                                                           |                                                                         |
| loo             | See Note 1A                                                                                                 | 74       |     |       | 34                           | mA    | V <sub>CC</sub> = MAX                                                     |                                                                         |
| ICC             | See Note 1B                                                                                                 | 54       |     |       | 35                           | ] ""^ | VCC = IVIAX                                                               |                                                                         |
|                 | See Note 15                                                                                                 |          |     | 37    |                              |       |                                                                           |                                                                         |

Note 1.

With outputs open,  $\ensuremath{\text{I}_{CC}}$  is measured for the following conditions:

Note 2: Not more than one output should be shorted at a time, nor for more than 1 second.

A. S0 through S3, M, and A inputs are at 4.5 V, all other inputs are grounded.

B. S0 through S3 and M are at 4.5 V, all other inputs are grounded.

AC CHARACTERISTICS (TA = 25°C, VCC = 5.0 V, Pin 12 = GND, CL = 15 pF)

|                                      |                                                                      | Limits |          |          |      |                                                                                                                                                                                                             |  |  |
|--------------------------------------|----------------------------------------------------------------------|--------|----------|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol                               | Parameter                                                            | Min    | Тур      | Max      | Unit | Test Conditions                                                                                                                                                                                             |  |  |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation Delay,<br>(C <sub>n</sub> to C <sub>n+4</sub> )          |        | 18<br>13 | 27<br>20 | ns   | M = 0 V, (Sum or Diff Mode)<br>See Fig. 4 and Tables I and II                                                                                                                                               |  |  |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | (C <sub>n</sub> to F Outputs)                                        |        | 17<br>13 | 26<br>20 | ns   | M = 0 V, (Sum Mode)<br>See Fig. 4 and Table I                                                                                                                                                               |  |  |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | (A or B Inputs to G Output)                                          |        | 19<br>15 | 29<br>23 | ns   | $M = S_1 = S_2 = 0 \text{ V}, S_0 = S_3 = 4.5 \text{ V}$<br>(Sum Mode) See Fig. 4 and Table I                                                                                                               |  |  |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | (A or B Inputs to G Output)                                          |        | 21<br>21 | 32<br>32 | ns   | $M = S_0 = S_3 = 0 \text{ V}, S_1 = S_2 = 4.5 \text{ V}$ (Diff Mode) See Fig. 5 and Table II                                                                                                                |  |  |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | (A or B Inputs to P Output)                                          |        | 20<br>20 | 30<br>30 | ns   | $M = S_1 = S_2 = 0 \text{ V}, S_0 = S_3 = 4.5 \text{ V}$ (Sum Mode) See Fig. 4 and Table I                                                                                                                  |  |  |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | (A or B Inputs to P Output)                                          |        | 20<br>22 | 30<br>33 | ns   | $M = S_0 = S_3 = 0 \text{ V}, S_1 = S_2 = 4.5 \text{ V}$ (Diff Mode) See Fig. 5 and Table II                                                                                                                |  |  |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | (A <sub>X</sub> or B <sub>X</sub> Inputs to F <sub>X</sub> Output)   |        | 21<br>13 | 32<br>20 | ns   | $M = S_1 = S_2 = 0 \text{ V}, S_0 = S_3 = 4.5 \text{ V}$ (Sum Mode) See Fig. 4 and Table I                                                                                                                  |  |  |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | (A <sub>X</sub> or B <sub>X</sub> Inputs to F <sub>X</sub> Output)   |        | 21<br>21 | 32<br>32 | ns   | $M = S_0 = S_3 = 0 \text{ V}, S_1 = S_2 = 4.5 \text{ V}$ (Diff Mode) See Fig. 5 and Table II                                                                                                                |  |  |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | (A <sub>X</sub> or B <sub>X</sub> Inputs to F <sub>XH</sub> Outputs) |        |          | 38<br>26 | ns   | $M = S_1 = S_2 = 0 \text{ V}, S_0 = S_3 = 4.5 \text{ V}$<br>(Sum Mode) See Fig. 4 and Table I                                                                                                               |  |  |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | (A <sub>X</sub> or B <sub>X</sub> Inputs to F <sub>XH</sub> Outputs) |        |          | 38<br>38 | ns   | $M = S_0 = S_3 = 0 \text{ V}, S_1 = S_2 = 4.5 \text{ V}$ (Diff Mode) See Fig. 5 and Table II                                                                                                                |  |  |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | (A or B Inputs to F Outputs)                                         |        | 22<br>26 | 33<br>38 | ns   | M = 4.5 V (Logic Mode)<br>See Fig. 4 and Table III                                                                                                                                                          |  |  |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | (A or B Inputs to C <sub>n+4</sub> Output)                           |        | 25<br>25 | 38<br>38 | ns   | $M = 0 \text{ V}, S_0 = S_3 = 4.5 \text{ V}, S_1 = S_2 = 0 \text{ V}$ (Sum Mode) See Fig. 6 and Table I                                                                                                     |  |  |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | — (A or B Inputs to C <sub>n+4</sub> Output)                         |        | 27<br>27 | 41<br>41 | ns   | $M = 0 \text{ V}, S_0 = S_3 = 0 \text{ V}, S_1 = S_2 = 4.5 \text{ V}$ (Diff Mode)                                                                                                                           |  |  |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | (A or B Inputs to A = B Output)                                      |        | 33<br>41 | 50<br>62 | ns   | $\begin{array}{l} \text{M} = \text{S}_0 = \text{S}_3 = 0 \text{ V},  \text{S}_1 = \text{S}_2 = 4.5 \text{ V} \\ \text{R}_L = 2.0 \text{ k}\Omega \\ \text{(Diff Mode) See Fig. 5 and Table II} \end{array}$ |  |  |

#### **AC WAVEFORMS**



#### **SUM MODE TEST TABLE I**

**FUNCTION INPUTS:**  $S_0 = S_3 = 4.5 \text{ V}, S_1 = S_2 = M = 0 \text{ V}$ 

|                                      | <b>3101</b> e <sub>0</sub> = e <sub>3</sub> = 1.e | , - 1 - <del>2</del> - |                |                                       |                                                       |                              |
|--------------------------------------|---------------------------------------------------|------------------------|----------------|---------------------------------------|-------------------------------------------------------|------------------------------|
|                                      | Input                                             | Other<br>Sam           | Input<br>e Bit | Other Da                              | Output                                                |                              |
| Parameter                            | Under<br>Test                                     | Apply<br>4.5 V         | Apply<br>GND   | Apply<br>4.5 V                        | Apply<br>GND                                          | Under<br>Test                |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | A <sub>I</sub>                                    | B <sub>l</sub>         | None           | R <u>e</u> main <u>ing</u><br>A and B | C <sub>n</sub>                                        | F <sub>I</sub>               |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | B <sub>l</sub>                                    | -<br>A <sub>I</sub>    | None           | R <u>e</u> main <u>ing</u><br>A and B | C <sub>n</sub>                                        | F <sub>I</sub>               |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | A <sub>I</sub>                                    | B <sub>l</sub>         | None           | C <sub>n</sub>                        | R <u>e</u> main <u>ing</u><br>A and B                 | _<br>F <sub>I+1</sub>        |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | _<br>B <sub>l</sub>                               | -<br>A <sub>I</sub>    | None           | C <sub>n</sub>                        | R <u>e</u> main <u>ing</u><br>A and B                 | -<br>F <sub>I+1</sub>        |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Ā                                                 | _<br>B                 | None           | None                                  | Rema <u>in</u> ing<br>A and B, C <sub>n</sub>         | –<br>P                       |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | _<br>B                                            | Ā                      | None           | None                                  | <u>R</u> ema <u>in</u> ing<br>A and B, C <sub>n</sub> | –<br>P                       |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Ā                                                 | None                   | _<br>B         | Rem <u>ai</u> ning<br>B               | Re <u>m</u> aining<br>A, C <sub>n</sub>               | G                            |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | _<br>B                                            | None                   | Ā              | Rem <u>ai</u> ning<br>B               | Re <u>m</u> aining<br>A, C <sub>n</sub>               | -<br>G                       |
| <sup>†</sup> PLH<br><sup>†</sup> PHL | Ā                                                 | None                   | _<br>B         | Rem <u>ai</u> ning<br>B               | Re <u>m</u> aining<br>A, C <sub>n</sub>               | C <sub>n+4</sub>             |
| <sup>†</sup> PLH<br><sup>†</sup> PHL | _<br>B                                            | None                   | Ā              | Rem <u>ai</u> ning<br>B               | Re <u>m</u> aining<br>A, C <sub>n</sub>               | C <sub>n+4</sub>             |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | C <sub>n</sub>                                    | None                   | None           | A <u>l</u> l<br>A                     | <u>Al</u> l<br>B                                      | Any F<br>or C <sub>n+4</sub> |

#### **DIFF MODE TEST TABLE II**

**FUNCTION INPUTS:**  $S_1 = S_2 = 4.5 \text{ V}, S_0 = S_3 = M = 0 \text{ V}$ 

|                                      | Input          | Other<br>Sam        |                | Other Da                                | ta Inputs                                                    | Output           |
|--------------------------------------|----------------|---------------------|----------------|-----------------------------------------|--------------------------------------------------------------|------------------|
| Parameter                            | Under<br>Test  | Apply<br>4.5 V      | Apply<br>GND   | Apply<br>4.5 V                          | Apply<br>GND                                                 | Under<br>Test    |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Ā              | None                | _<br>B         | Rem <u>a</u> ining<br>A                 | Remaining<br>B, C <sub>n</sub>                               | F <sub>I</sub>   |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | _<br>В         | Ā                   | None           | Rem <u>a</u> ining<br>A                 | Remaining<br>B, C <sub>n</sub>                               | F <sub>I</sub>   |
| tPLH<br>tPHL                         | A <sub>I</sub> | None                | B <sub>l</sub> | Re <u>m</u> aining<br>B, C <sub>n</sub> | Rem <u>a</u> ining<br>A                                      | F <sub>I+1</sub> |
| tPLH<br>tPHL                         | B <sub>l</sub> | -<br>A <sub>I</sub> | None           | Re <u>m</u> aining<br>B, C <sub>n</sub> | Rem <u>a</u> ining<br>A                                      | F <sub>I+1</sub> |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Ā              | None                | B              | None                                    | Rema <u>in</u> ing<br>A and B, C <sub>n</sub>                | _<br>P           |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | _<br>B         | Ā                   | None           | None                                    | Rema <u>in</u> ing<br>A and B, C <sub>n</sub>                | P                |
| tPLH<br>tPHL                         | Ā              | _<br>B              | None           | None                                    | _Rema <u>in</u> ing<br>A and B <sub>I</sub> , C <sub>n</sub> | -<br>G           |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | В              | None                | Ā              | None                                    | <u>R</u> ema <u>in</u> ing<br>A and B, C <sub>n</sub>        | -<br>G           |
| tPLH<br>tPHL                         | Ā              | None                | B              | Rem <u>a</u> ining<br>A                 | Re <u>m</u> aining<br>B, C <sub>n</sub>                      | A = B            |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | В              | Ā                   | None           | Rem <u>a</u> ining<br>A                 | Re <u>m</u> aining<br>B, C <sub>n</sub>                      | A = B            |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Ā              | _<br>B              | None           | None                                    | <u>R</u> ema <u>in</u> ing<br>A and B, C <sub>n</sub>        | c <sub>n+4</sub> |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | —<br>В         | None                | Ā              | None                                    | <u>R</u> ema <u>in</u> ing<br>A and B, C <sub>n</sub>        | C <sub>n+4</sub> |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | C <sub>n</sub> | None                | None           | _ All _<br>A and B                      | None                                                         | C <sub>n+4</sub> |

#### **LOGIC MODE TEST TABLE III**

|                                      | Input         | Other<br>Sam   | •            | Other Data Inputs |                                                       | Output        |                                                              |
|--------------------------------------|---------------|----------------|--------------|-------------------|-------------------------------------------------------|---------------|--------------------------------------------------------------|
| Parameter                            | Under<br>Test | Apply<br>4.5 V | Apply<br>GND | Apply<br>4.5 V    | Apply<br>GND                                          | Under<br>Test | Function Inputs                                              |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Ā             | None           | _<br>B       | None              | <u>R</u> ema <u>in</u> ing<br>A and B, C <sub>n</sub> | Any F         | $S_1 = S_2 = M = 4.5 \text{ V}$<br>$S_0 = S_3 = 0 \text{ V}$ |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | _<br>B        | None           | Ā            | None              | <u>R</u> ema <u>in</u> ing<br>A and B, C <sub>n</sub> | Any F         | $S_1 = S_2 = M = 4.5 \text{ V}$<br>$S_0 = S_3 = 0 \text{ V}$ |